Abstract
The evolution in CMOS technology dictated by Moore's Law is clearly beneficial for designers of digital circuits, but it presents difficult challenges, such as lowered nominal supply voltages, for their peers in the analog world who want to keep pace with this rapid progression. This article discusses a number of significant items for analog designs in modern and future CMOS processes and possible ways to maintain performance.
Original language | Undefined |
---|---|
Pages (from-to) | 51-56 |
Number of pages | 6 |
Journal | Electronic engineering times |
Publication status | Published - 11 Feb 2004 |
Keywords
- IR-67453
- EWI-14472