Abstract
This paper presents phase-locked loop (PLL) reference-spur reduction design techniques exploiting a sub-sampling phase detector (SSPD) (which is also referred to as a sampling phase detector). The VCO is sampled by the reference clock without using a frequency divider and an amplitude controlled charge pump is used which is inherently insensitive to mismatch. The main remaining source of the VCO reference spur is the periodic disturbance of the VCO by the sampling at the reference frequency. The underlying VCO sampling spur mechanisms are analyzed and their effect is minimized by using dummy samplers and isolation buffers. A duty-cycle-controlled reference buffer and delay-locked loop (DLL) tuning are proposed to further reduce the worst case spur level. To demonstrate the effectiveness of the
proposed spur reduction techniques, a 2.21 GHz PLL is designed and fabricated in 0.18 m CMOS technology. While using a high loop-bandwidth-to-reference-frequency ratio of 1/20, the reference spur measured from 20 chips is 80 dBc. The PLL consumes 3.8 mW while the in-band phase noise is 121 dBc/Hz at 200 kHz and the output jitter integrated from 10 kHz to 100 MHz is 0.3 ps rms.
Original language | English |
---|---|
Pages (from-to) | 1809-1821 |
Number of pages | 13 |
Journal | IEEE journal of solid-state circuits |
Volume | 45 |
Issue number | 9 |
DOIs | |
Publication status | Published - 1 Sept 2010 |
Keywords
- Low power
- Clocks
- frequency synthesizer
- Phase Detector
- sub-sampling phase detector
- clock multiplier
- low jitter
- low phase noise
- low spur
- phase-locked loop(PLL)
- EWI-19017
- sampling phase detector
- METIS-276197
- IR-75099
- Clock Generation
- frequency multiplication